Verilog code generator
Provides an object-oriented environment to generate Verilog code for modules and testbenches. The Verilog::CodeGen module provides two functions, one to create a code template and another to create a Perl module which contains the device library. This module , DeviceLibs::YourDesign, provides the class methods and contains the objects for every Verilog module; the objects are created based on a fixed template. The purpose of this module is to allow the generation of customized Verilog modules. A Verilog module can have a large number of parameters like input and output bus width, buffer depth, signal delay etc. The code generator allows to create an object that will generate the Verilog module code for arbitraty values of the parameters.
Release | Stable | Testing |
---|---|---|
Fedora 35 | 0.9.4-37.fc35 | - |
Fedora 34 | 0.9.4-35.fc34 | - |
You can contact the maintainers of this package via email at
perl-Verilog-CodeGen dash maintainers at fedoraproject dot org
.